# Paper

https://arxiv.org/abs/2205.14135

#### Goal

- Attention is slow because of reads and writes
- Use tiling and recomputation to reduce IO (inputs/outputs)
- Application: transformers that can be faster and have longer context

# Background papers

- Approximate attention
  - o Sparse
  - Low rank
  - o Trade quality for speed
  - Not widely adapted



Attention takes way too much time

## Original Attention Algorithm

#### Algorithm 0 Standard Attention Implementation

Require: Matrices  $\mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d}$  in HBM.

- 1: Load  $\mathbf{Q},\mathbf{K}$  by blocks from HBM, compute  $\mathbf{S}=\mathbf{Q}\mathbf{K}^{\top},$  write  $\mathbf{S}$  to HBM.
- 2: Read **S** from HBM, compute P = softmax(S), write P to HBM.
- 3: Load **P** and **V** by blocks from HBM, compute  $\mathbf{O} = \mathbf{PV}$ , write  $\mathbf{O}$  to HBM.
- 4: Return **O**.
  - Given Q,K, V (since attention deals with Query, key value vectors)
    - Want to get an O
  - S = QK^T
  - P = Softmax(S)
  - O = PV
  - HBM = high bandwidth memory

#### Main idea of flash attention

- we split the inputs Q, K, V into blocks [Tiling]
  - enables us to implement our algorithm in one CUDA kernel
- load them from slow HBM to fast SRAM
- compute the attention output with respect to those blocks [Recomputation]
- By scaling the output of each block by the right normalization factor before adding them up, we get the correct result at the end.

```
Algorithm 1 FlashAttention
```

```
Require: Matrices \mathbf{Q}, \mathbf{K}, \mathbf{V} \in \mathbb{R}^{N \times d} in HBM, on-chip SRAM of size M.
  1: Set block sizes B_c = \left\lceil \frac{M}{4d} \right\rceil, B_r = \min\left(\left\lceil \frac{M}{4d} \right\rceil, d\right).
2: Initialize \mathbf{O} = (0)_{N \times d} \in \mathbb{R}^{N \times d}, \ell = (0)_N \in \mathbb{R}^N, m = (-\infty)_N \in \mathbb{R}^N in HBM.
  3: Divide Q into T_r = \begin{bmatrix} \frac{N}{B_r} \end{bmatrix} blocks \mathbf{Q}_1, \dots, \mathbf{Q}_{T_r} of size B_r \times d each, and divide \mathbf{K}, \mathbf{V} in to T_c = \begin{bmatrix} \frac{N}{B_c} \end{bmatrix} blocks
        \mathbf{K}_1, \ldots, \mathbf{K}_{T_c} and \mathbf{V}_1, \ldots, \mathbf{V}_{T_c}, of size B_c \times d each.
  4: Divide O into T_r blocks \mathbf{O}_i, \ldots, \mathbf{O}_{T_r} of size B_r \times d each, divide \ell into T_r blocks \ell_i, \ldots, \ell_{T_r} of size B_r each,
        divide m into T_r blocks m_1, \ldots, m_{T_r} of size B_r each.
  5: for 1 \le j \le T_c do
            Load \mathbf{K}_i, \mathbf{V}_i from HBM to on-chip SRAM.
             for 1 \le i \le T_r do
  7:
                  Load \mathbf{Q}_i, \mathbf{O}_i, \ell_i, m_i from HBM to on-chip SRAM.
  8:
                  On chip, compute \mathbf{S}_{ij} = \mathbf{Q}_i \mathbf{K}_i^T \in \mathbb{R}^{B_r \times B_c}.
  9:
                  On chip, compute \tilde{m}_{ij} = \text{rowmax}(\mathbf{S}_{ij}) \in \mathbb{R}^{B_r}, \tilde{\mathbf{P}}_{ij} = \exp(\mathbf{S}_{ij} - \tilde{m}_{ij}) \in \mathbb{R}^{B_r \times B_c} (pointwise), \tilde{\ell}_{ij} = \exp(\mathbf{S}_{ij} - \tilde{m}_{ij})
10:
                  \operatorname{rowsum}(\tilde{\mathbf{P}}_{ii}) \in \mathbb{R}^{B_r}.
                  On chip, compute m_i^{\text{new}} = \max(m_i, \tilde{m}_{ij}) \in \mathbb{R}^{B_r}, \ \ell_i^{\text{new}} = e^{m_i - m_i^{\text{new}}} \ell_i + e^{\tilde{m}_{ij} - m_i^{\text{new}}} \tilde{\ell}_{ij} \in \mathbb{R}^{B_r}.
11:
                  Write \mathbf{O}_i \leftarrow \operatorname{diag}(\ell_i^{\text{new}})^{-1}(\operatorname{diag}(\ell_i)e^{m_i-m_i^{\text{new}}}\mathbf{O}_i + e^{\tilde{m}_{ij}-m_i^{\text{new}}}\tilde{\mathbf{P}}_{ij}\mathbf{V}_j) to HBM.
12:
                  Write \ell_i \leftarrow \ell_i^{\text{new}}, m_i \leftarrow m_i^{\text{new}} to HBM.
13:
15: end for
```

We show FlashAttention's correctness, runtime, and memory requirement (proof in Appendix C).

**Theorem 1.** Algorithm 1 returns  $\mathbf{O} = \operatorname{softmax}(\mathbf{Q}\mathbf{K}^{\top})\mathbf{V}$  with  $O(N^2d)$  FLOPs and requires O(N) additional memory beyond inputs and output.

#### **Tiling**

16: Return O.

$$m(x) := \max_{i} x_{i}, \quad f(x) := [e^{x_{1}-m(x)} \dots e^{x_{B}-m(x)}], \quad \ell(x) := \sum_{i} f(x)_{i}, \quad \text{softmax}(x) := \frac{f(x)}{\ell(x)}.$$

For vectors  $x^{(1)}, x^{(2)} \in \mathbb{R}^B$ , we can decompose the softmax of the concatenated  $x = \begin{bmatrix} x^{(1)} & x^{(2)} \end{bmatrix} \in \mathbb{R}^{2B}$  as:

$$\begin{split} m(x) &= m(\left[x^{(1)} \ x^{(2)}\right]) = \max(m(x^{(1)}), m(x^{(2)})), \quad f(x) = \left[e^{m(x^{(1)}) - m(x)} f(x^{(1)}) \quad e^{m(x^{(2)}) - m(x)} f(x^{(2)})\right], \\ \ell(x) &= \ell(\left[x^{(1)} \ x^{(2)}\right]) = e^{m(x^{(1)}) - m(x)} \ell(x^{(1)}) + e^{m(x^{(2)}) - m(x)} \ell(x^{(2)}), \quad \text{softmax}(x) = \frac{f(x)}{\ell(x)}. \end{split}$$

But what is x^1 and x^2

#### Recomputation

- Incrementally calculates the soft max instead of storing intermediate matrices
- Uses kernel fusion

## How they prove their faster algorithm

- Proved asymptotically
- · We discussed this extensively last week

## Key idea

• Breaks matrix apart in order to be able to put smaller matrices in SRAM

## Useful youtube videos

- Flash Attention 2.0 with Tri Dao (author)! | Discord server talks
- https://www.youtube.com/live/gMOAud7hZg4?si=1KZU1AV3IMm6\_4It
- MedAl #54: FlashAttention: Fast and Memory-Efficient Exact Attention with IO-Awa...

#### Code

https://github.com/Dao-AlLab/flash-attention

#### Code notes

•

## Meeting Oct 8, 2023

- Theorem 2: if you assume a certain component is 1/n^2 then it cancels out the original runtime complexity and it makes it linear
- Fun fact: big bird is flash sparse attention
- Why is runtime connected to sequence length?

- o Sequence length is the n variable
- Why can't they also tile S and P?
  - Imo i think they can do this but they also might need to have the matrices together for softmax (because it
- What is gradient checkpointing
  - o Can find this in other paper